## Chapter9 COMPUTER ARITHMETIC

## > ALU

Data are presented to the ALU in registers, and the results of an operation are stored in registers. These registers are temporary storage locations within the processor that are connected by signal paths to the ALU. The ALU may also set flags as the result of an operation. For example, an overflow flag is set to 1 if the result of a computation exceeds the length of the register into which it is to be stored. The flag values are also stored in registers within the processor. The control unit provides signals that control the operation of the ALU and the movement of the data into and out of the ALU.



Figure 9.1 ALU Inputs and Outputs

> Addition of Numbers in 2's Complement Format

| 1001 = -7+0101 = 51110 = -2(a) (-7) + (+5)                  | 1100 = -4 + 0100 = 4<br>10000 = 0<br>(b) (-4) + (+4)  |
|-------------------------------------------------------------|-------------------------------------------------------|
| $0011 = 3 + 0100 = 4 \\ 0111 = 7 \\ (c) (+3) + (+4)$        | 1100 = -4 + 1111 = -1 11011 = -5 (d) (-4) + (-1)      |
| $0101 = 5 + 0100 = 4 \\ 1001 = 0verflow \\ (e) (+5) + (+4)$ | 1001 = -7 + 1010 = -6 10011 = Overflow (f)(-7) + (-6) |

Figure 9.3 Addition of Numbers in Twos Complement Representation

Unsigned Binary Multiplication

The operation of the multiplier is as follows. Control logic reads the bits of the multiplier one at a time. If  $Q_0$  is 1, then the multiplicand is added to the A register and the result is stored in the A register, with the C bit used for overflow. Then all of the bits of the C, A, and Q registers are shifted to the right one bit, so that the C bit goes into  $A_{n-1}$ ,  $A_0$  goes into  $Q_{n-1}$  and  $Q_0$  is lost. If  $Q_0$  is 0, then no addition is per-formed, just the shift. This process is repeated for each bit of the original multiplier. The resulting -bit product is contained in the A and Q registers. A flowchart of the operation is shown in Figure 9.9.



Figure 9.9 Flowchart for Unsigned Binary Multiplication

## > Booth Algorithm

Booth's algorithm is depicted in Figure 9.12 and can be described as follows. As before, the multiplier and multiplicand are placed in the Q and M registers, respectively. There is also a 1-bit register placed logically to the right of the least significant bit of the Q register and designated its use is explained shortly.

The results of the multiplication will appear in the A and Q registers. A and Q<sub>-1</sub> are initialized to 0. As before, control logic scans the bits of the multiplier one at a time. Now, as each bit is examined, the bit to its right is also examined. If the two bits are the same (1-1 or 0-0), then all of the bits of the A, Q, and Q<sub>-1</sub> registers are shifted to the right 1 bit. If the two bits differ, then the multiplicand is added to or subtracted from the A register, depending on whether the two bits are 0-1 or 1-0. Following the addition or subtraction, the right shift occurs. In either case, the right shift is such that the leftmost bit of A, namely A<sub>n-1</sub> not only is shifted into A<sub>n-2</sub> but also remains in A<sub>n-1</sub>, this is required to preserve the sign of the number in A and Q. It is known as an arithmetic shift, because it preserves the sign bit.



Figure 9.12 Booth's Algorithm for Twos Complement Multiplication

**Example of Booth's Algorithm Multiplication : (7x3)** 

| A    | Q    | $Q_{-1}$ | М    |                            |
|------|------|----------|------|----------------------------|
| 0000 | 0011 | 0        | 0111 | Initial values             |
| 1001 | 0011 | 0        | 0111 | $A \leftarrow A - M$ First |
| 1100 | 1001 | 1        | 0111 | Shift 🕺 cycle              |
|      |      |          |      | ) Second                   |
| 1110 | 0100 | 1        | 0111 | Shift } cycle              |
| 0101 | 0100 | 1        | 0111 | $A \leftarrow A + M$ Third |
| 0010 | 1010 | 0        | 0111 | Shift Scycle               |
|      |      |          |      | ) Fourth                   |
| 0001 | 0101 | 0        | 0111 | Shift } cycle              |

Figure 9.13 Example of Booth's Algorithm  $(7 \times 3)$